Part Number Hot Search : 
KFM220M 8CKE025 SMA58 17F50C 74VHCT TDA460 10100C ZQ50K4L2
Product Description
Full Text Search
 

To Download MSM5118160DSL Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 E2G0152-29-41 Semiconductor
Semiconductor MSM5118160D/DSL
DESCRIPTION
This MSM5118160D/DSL version: Apr. 1999 Previous version: Oct. 1998
1,048,576-Word 16-Bit DYNAMIC RAM : FAST PAGE MODE TYPE
The MSM5118160D/DSL is a 1,048,576-word 16-bit dynamic RAM fabricated in Oki's silicon-gate CMOS technology. The MSM5118160D/DSL achieves high integration, high-speed operation, and low-power consumption because Oki manufactures the device in a quadruple-layer polysilicon/ double-layer metal CMOS process. The MSM5118160D/DSL is available in a 42-pin plastic SOJ or 50/44-pin plastic TSOP. The MSM5118160DSL (the self-refresh version) is specially designed for lower-power applications.
FEATURES
* 1,048,576-word 16-bit configuration * Single 5 V power supply, 10% tolerance * Input : TTL compatible, low input capacitance * Output : TTL compatible, 3-state * Refresh : 1024 cycles/16 ms, 1024 cycles/128 ms (SL version) * Fast page mode, read modify write capability * CAS before RAS refresh, hidden refresh, RAS-only refresh capability * CAS before RAS self-refresh capability (SL version) * Package options: 42-pin 400 mil plastic SOJ (SOJ42-P-400-1.27) (Product : MSM5118160D/DSL-xxJS) 50/44-pin 400 mil plastic TSOP (TSOPII50/44-P-400-0.80-K)(Product : MSM5118160D/DSL-xxTS-K) (TSOPII50/44-P-400-0.80-L) (Product : MSM5118160D/DSL-xxTS-L) xx indicates speed rank.
PRODUCT FAMILY
Family Access Time (Max.) tRAC tAA tCAC tOEA Cycle Time Power Dissipation (Min.) Operating (Max.) Standby (Max.) 90 ns 110 ns 130 ns 743 mW 688 mW 633 mW 5.5 mW/ 1.1 mW (SL version)
MSM5118160D/DSL-50 50 ns 25 ns 13 ns 13 ns MSM5118160D/DSL-60 60 ns 30 ns 15 ns 15 ns MSM5118160D/DSL-70 70 ns 35 ns 20 ns 20 ns
1/16
Semiconductor
PIN CONFIGURATION (TOP VIEW)
VCC 1 DQ1 2 DQ2 3 DQ3 4 DQ4 5 VCC 6 DQ5 7 DQ6 8 DQ7 9 DQ8 10 NC 11 NC 12 WE 13 RAS 14 NC 15 NC 16 A0 17 A1 18 A2 19 A3 20 VCC 21 42 VSS VCC 1

MSM5118160D/DSL
50 VSS VSS 50 1 VCC 41 DQ16 40 DQ15 39 DQ14 38 DQ13 37 VSS 36 DQ12 35 DQ11 34 DQ10 33 DQ9 32 NC DQ1 2 DQ2 3 DQ3 4 DQ4 5 VCC 6 DQ5 7 DQ6 8 DQ7 9 49 DQ16 DQ16 49 48 DQ15 DQ15 48 47 DQ14 DQ14 47 46 DQ13 DQ13 46 45 VSS VSS 45 44 DQ12 DQ12 44 43 DQ11 DQ11 43 42 DQ10 DQ10 42 41 DQ9 40 NC DQ9 41 NC 40 2 DQ1 3 DQ2 4 DQ3 5 DQ4 6 VCC 7 DQ5 8 DQ6 9 DQ7 DQ8 10 NC 11 10 DQ8 11 NC 31 LCAS 30 UCAS 29 OE 28 A9 27 A8 26 A7 25 A6 24 A5 23 A4 22 VSS NC 15 NC 16 WE 17 RAS 18 NC 19 NC 20 A0 21 A1 22 A2 23 A3 24 VCC 25 36 NC 35 LCAS 33 OE 32 A9 31 A8 30 A7 29 A6 28 A5 27 A4 26 VSS NC 36 LCAS 35 OE 33 A9 32 A8 31 A7 30 A6 29 A5 28 A4 27 VSS 26 15 NC 16 NC 17 WE 18 RAS 19 NC 20 NC 21 A0 22 A1 23 A2 24 A3 25 VCC 34 UCAS UCAS 34
42-Pin Plastic SOJ
50/44-Pin Plastic TSOP (K Type)
50/44-Pin Plastic TSOP (L Type)
Pin Name A0 - A9 RAS LCAS UCAS DQ1 - DQ16 OE WE VCC VSS NC
Function Address Input Row Address Strobe Lower Byte Column Address Strobe Upper Byte Column Address Strobe Data Input/Data Output Output Enable Write Enable Power Supply (5 V) Ground (0 V) No Connection
Note :
The same power supply voltage must be provided to every VCC pin, and the same GND voltage level must be provided to every VSS pin. 2/16
Semiconductor
MSM5118160D/DSL
BLOCK DIAGRAM
WE RAS LCAS UCAS
Column Address Buffers Internal Address Counter Row Address 10 Buffers Timing Generator I/O Controller I/O Controller
10 10 8
OE
Output Buffers
8
DQ1 - DQ8
8
Column Decoders
Input Buffers
8
A0 - A9
Refresh Control Clock
Sense Amplifiers
16
I/O Selector
16
8 10
Input Buffers
8
Row Decoders
Word Drivers
Memory Cells
8
DQ9 - DQ16
Output Buffers
8
VCC
On Chip VBB Generator On Chip IVCC Generator
VSS
FUNCTION TABLE
Input Pin RAS H L L L L L L L L LCAS * H L H L L H L L UCAS * H H L L H L L L WE * * H H H L L L H OE * * L L L H H H H High-Z High-Z DOUT High-Z DOUT DIN Don't Care DIN High-Z DQ Pin DQ1 - DQ8 DQ9 - DQ16 High-Z High-Z High-Z DOUT DOUT Don't Care DIN DIN High-Z Function Mode Standby Refresh Lower Byte Read Upper Byte Read Word Read Lower Byte Write Upper Byte Write Word Write --
*: "H" or "L"
3/16
Semiconductor
MSM5118160D/DSL
ELECTRICAL CHARACTERISTICS
Absolute Maximum Ratings
Parameter Voltage on Any Pin Relative to VSS Voltage on VCC Supply Relative to VSS Short Circuit Output Current Power Dissipation Operating Temperature Storage Temperature Symbol VIN, VOUT VCC IOS PD* Topr Tstg Rating -0.5 to VCC + 0.5 -0.5 to 7 50 1 0 to 70 -55 to 150 Unit V V mA W C C
*: Ta = 25C Recommended Operating Conditions
(Ta = 0C to 70C) Parameter Power Supply Voltage Input High Voltage Input Low Voltage Symbol VCC VSS VIH VIL Min. 4.5 0 2.4 -0.5*2 Typ. 5.0 0 -- -- Max. 5.5 0 VCC + 0.5*1 0.8 Unit V V V V
Notes : *1. The input voltage is VCC + 2.0 V when the pulse width is less than 20 ns (the pulse width is with respect to the point at which VCC is applied). *2. The input voltage is VSS - 2.0 V when the pulse width is less than 20 ns (the pulse width is with respect to the point at which VSS is applied). Capacitance
(VCC = 5 V 10%, Ta = 25C, f = 1 MHz) Parameter Input Capacitance (A0 - A9) Input Capacitance (RAS, LCAS, UCAS, WE, OE) Output Capacitance (DQ1 - DQ16) Symbol CIN1 CIN2 CI/O Typ. -- -- -- Max. 5 7 7 Unit pF pF pF
4/16
Semiconductor DC Characteristics
Parameter Output High Voltage Output Low Voltage Input Leakage Current
Symbol
MSM5118160D/DSL
(VCC = 5 V 10%, Ta = 0C to 70C) Condition MSM5118160 MSM5118160 MSM5118160 D/DSL-50 D/DSL-60 D/DSL-70 Unit Note Min. VOH IOH = -5.0 mA VOL IOL = 4.2 mA 0 V VI 6.5 V; ILI All other pins not under test = 0 V DQ disable 0 V VO VCC RAS, CAS cycling, tRC = Min. RAS, CAS = VIH ICC2 RAS, CAS VCC -0.2 V RAS cycling, ICC3 CAS = VIH, tRC = Min. RAS = VIH, ICC5 CAS = VIL, DQ = enable ICC6 RAS cycling, CAS before RAS RAS = VIL, ICC7 CAS cycling, tPC = Min. tRC = 125 ms, ICC10 CAS before RAS, tRAS 1 ms RAS 0.2 V, CAS 0.2 V -- 300 -- 300 -- 300 mA 1, 4, 5 -- 135 -- 125 -- 115 mA 1, 3 -- 135 -- 125 -- 115 mA 1, 2 -- 5 -- 5 -- 5 mA 1 -- 135 -- 125 -- 115 mA 1, 2 -10 10 -10 10 -10 10 mA 2.4 0 Max. VCC 0.4 Min. 2.4 0 Max. VCC 0.4 Min. 2.4 0 Max. VCC 0.4 V V
Output Leakage Current Average Power Supply Current (Operating) Power Supply Current (Standby) Average Power Supply Current (RAS-only Refresh) Power Supply Current (Standby) Average Power Supply Current (CAS before RAS Refresh) Average Power Supply Current (Fast Page Mode) Average Power Supply Current (Battery Backup) Average Power Supply Current (CAS before RAS Self-Refresh)
ILO
-10
10
-10
10
-10
10
mA
ICC1
-- -- -- --
135 2 1 200
-- -- -- --
125 2 1 200
-- -- -- --
115 2 1 200
mA
1, 2
mA mA
1 1, 5
ICCS
--
300
--
300
--
300
mA
1, 5
Notes : 1. 2. 3. 4. 5.
ICC Max. is specified as ICC for output open condition. The address can be changed once or less while RAS = VIL. The address can be changed once or less while CAS = VIH. VCC - 0.2 V VIH VCC + 0.5 V, -0.5 V VIL 0.2 V. SL version.
5/16
Semiconductor AC Characteristics (1/2)
MSM5118160D/DSL
(VCC = 5 V 10%, Ta = 0C to 70C) Note 1, 2, 3 Parameter Random Read or Write Cycle Time Read Modify Write Cycle Time Fast Page Mode Cycle Time Fast Page Mode Read Modify Write Cycle Time Access Time from RAS Access Time from CAS Access Time from Column Address Access Time from CAS Precharge Access Time from OE Output Low Impedance Time from CAS CAS to Data Output Buffer Turn-off Delay Time OE to Data Output Buffer Turn-off Delay Time Transition Time Refresh Period Refresh Period (SL version) RAS Precharge Time RAS Pulse Width RAS Pulse Width (Fast Page Mode) RAS Hold Time RAS Hold Time referenced to OE CAS Precharge Time (Fast Page Mode) CAS Pulse Width CAS Hold Time CAS to RAS Precharge Time RAS Hold Time from CAS Precharge RAS to CAS Delay Time RAS to Column Address Delay Time Row Address Set-up Time Row Address Hold Time Column Address Set-up Time Column Address Hold Time Column Address to RAS Lead Time Read Command Set-up Time Read Command Hold Time Read Command Hold Time referenced to RAS
Symbol
MSM5118160 MSM5118160 MSM5118160 D/DSL-60 D/DSL-50 D/DSL-70 Unit Note Min. Max. -- -- -- -- 50 13 25 30 13 -- 13 13 50 16 128 -- 10,000
100,000
Min. 110 155 40 85 -- -- -- -- -- 0 0 0 3 -- -- 40 60 60 15 15 10 15 60 5 35 20 15 0 10 0 10 30 0 0 0
Max. -- -- -- -- 60 15 30 35 15 -- 15 15 50 16 128 -- 10,000
100,000
Min. 130 185 45 100 -- -- -- -- -- 0 0 0 3 -- -- 50 70 70 20 20 10 20 70 5 40 20 15 0 10 0 15 35 0 0 0
Max. -- -- -- -- 70 20 35 40 20 -- 20 20 50 16 128 -- 10,000
100,000
tRC tRWC tPC tPRWC tRAC tCAC tAA tCPA tOEA tCLZ tOFF tOEZ tT tREF tREF tRP tRAS tRASP tRSH tROH tCP tCAS tCSH tCRP tRHCP tRCD tRAD tASR tRAH tASC tCAH tRAL tRCS tRCH tRRH
90 131 35 76 -- -- -- -- -- 0 0 0 3 -- -- 30 50 50 13 13 7 13 50 5 30 17 12 0 7 0 7 25 0 0 0
ns ns ns ns ns ns ns ns ns ns ns ns ns ms ms ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 11 8, 11 8 11 11 12 12 5 6 14 4, 5, 6 4, 5 4, 6 4, 12 4 4 7 7 3 15
-- -- -- 10,000 -- -- -- 37 25 -- -- -- -- -- -- -- --
-- -- -- 10,000 -- -- -- 45 30 -- -- -- -- -- -- -- --
-- -- -- 10,000 -- -- -- 50 35 -- -- -- -- -- -- -- --
6/16
Semiconductor AC Characteristics (2/2)
MSM5118160D/DSL
(VCC = 5 V 10%, Ta = 0C to 70C) Note 1, 2, 3 Parameter Write Command Set-up Time Write Command Hold Time Write Command Pulse Width OE Command Hold Time Write Command to RAS Lead Time Write Command to CAS Lead Time Data-in Set-up Time Data-in Hold Time OE to Data-in Delay Time CAS to WE Delay Time Column Address to WE Delay Time RAS to WE Delay Time CAS Precharge WE Delay Time CAS Active Delay Time from RAS Precharge RAS to CAS Set-up Time (CAS before RAS) RAS to CAS Hold Time (CAS before RAS) RAS Pulse Width (CAS before RAS Self-Refresh) RAS Precharge Time (CAS before RAS Self-Refresh) CAS Hold Time (CAS before RAS Self-Refresh)
Symbol
MSM5118160 MSM5118160 MSM5118160 D/DSL-50 D/DSL-60 D/DSL-70 Unit Note Min. Max. -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- Min. 0 10 10 15 15 15 0 10 15 40 55 85 60 5 10 10 100 110 -50 Max. -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- Min. 0 15 10 20 20 20 0 15 20 50 65 100 70 5 10 10 100 130 -50 Max. -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- -- ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ms ns ns 13 10, 11 10, 11 9 9 9 9 11 11 12 15 15 15 9, 11 11 0 7 7 13 13 13 0 7 13 36 48 73 53 5 10 10 100 90 -50
tWCS tWCH tWP tOEH tRWL tCWL tDS tDH tOED tCWD tAWD tRWD tCPWD tRPC tCSR tCHR tRASS tRPS tCHS
7/16
Semiconductor Notes:
MSM5118160D/DSL
1. A start-up delay of 200 s is required after power-up, followed by a minimum of eight initialization cycles (RAS-only refresh or CAS before RAS refresh) before proper device operation is achieved. 2. The AC characteristics assume tT = 5 ns. 3. VIH (Min.) and VIL (Max.) are reference levels for measuring input timing signals. Transition times (tT) are measured between VIH and VIL. 4. This parameter is measured with a load circuit equivalent to 2 TTL loads and 100 pF. 5. Operation within the tRCD (Max.) limit ensures that tRAC (Max.) can be met. tRCD (Max.) is specified as a reference point only. If tRCD is greater than the specified tRCD (Max.) limit, then the access time is controlled by tCAC. 6. Operation within the tRAD (Max.) limit ensures that tRAC (Max.) can be met. tRAD (Max.) is specified as a reference point only. If tRAD is greater than the specified tRAD (Max.) limit, then the access time is controlled by tAA. 7. tOFF (Max.) and tOEZ (Max.) define the time at which the output achieves the open circuit condition and are not referenced to output voltage levels. 8. tRCH or tRRH must be satisfied for a read cycle. 9. tWCS, tCWD, tRWD, tAWD and tCPWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If tWCS tWCS (Min.), then the cycle is an early write cycle and the data out will remain open circuit (high impedance) throughout the entire cycle. If tCWD tCWD (Min.) , tRWD tRWD (Min.), tAWD tAWD (Min.) and tCPWD tCPWD (Min.), then the cycle is a read modify write cycle and data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, then the condition of the data out (at access time) is indeterminate. 10. These parameters are referenced to the UCAS and LCAS, leading edges in an early write cycle, and to the WE leading edge in an OE control write cycle, or a read modify write cycle. 11. These parameters are determined by the falling edge of either UCAS or LCAS, whichever is earlier. 12. These parameters are determined by the rising edge of either UCAS or LCAS, whichever is later. 13. tCWL should be satisfied by both UCAS and LCAS. 14. tCP is determined by the time both UCAS and LCAS are high. 15. Only SL version.
8/16
E2G0103-29-41P Semiconductor MSM5118160D/DSL
,,, , ,,,,
TIMING WAVEFORM
Read Cycle
tRC tRAS tRP RAS VIH - VIL - tCRP tCRP tCSH tRCD VIH - CAS VIL - VIH - VIL - VIH - VIL - VIH - VIL - VOH - tRAD tRSH tCAS tRAL tASR tRAH tASC tCAH Address Row Column tRCS tRRH tRCH WE OE tAA tROH tOEA tRAC tCAC tOEZ tOFF DQ VOL - Open Valid Data-out tCLZ "H" or "L"
Write Cycle (Early Write)
tRC
tRAS
tRP
RAS
VIH - VIL -
tCRP
tCRP
tCSH
tRCD
tRSH
VIH - CAS VIL - VIH - VIL - VIH - VIL -
tRAD tRAH
tCAS
tASR
tASC
tCAH
tRAL
Address
Row
Column
tWCS
tWCH tWP
tCWL
WE
tRWL
OE
VIH - VIL -
tDS
tDH
DQ
VIH - VIL -
Valid Data-in
Open
"H" or "L"
9/16
,,,
Semiconductor MSM5118160D/DSL Read Modify Write Cycle
tRWC tRAS tRP RAS VIH - VIL - tCSH tCRP tCRP tRCD tRSH VIH - CAS VIL - tCAS tASR tRAH tASC tCAH VIH - Address VIL - VIH - VIL - VIH - VIL - VI/OH- Row Column tRAD tRWD tCWD WE OE tAA tAWD tCWL tRWL tWP tRCS tOEA tOED tOEH tCAC tRAC tOEZ tDS tDH DQ VI/OL- tCLZ Valid Data-out Valid Data-in "H" or "L"
10/16
,,, , , ,,
Semiconductor MSM5118160D/DSL Fast Page Mode Read Cycle
tRASP tRP VIH - RAS V - IL VIH - CAS VIL - VIH - VIL - VIH - VIL - tRHCP tCRP tRCD tPC tRSH tCRP tCP tCP tRAD tCAS tCAS tCAS tASR tRAH tASC tCSH tCAH tASC tCAH tASC tRAL tCAH Address Row Column Column Column tRCS tRCH tRCS tAA tRCH tRCS tAA tRCH WE tAA tRRH VIH - OE VIL - tOEA tCPA tCPA tOEA tOEA tCAC tRAC tOFF tOEZ tCAC tOFF tCAC tOFF tCLZ tOEZ tCLZ tOEZ VOH - DQ VOL - tCLZ
Valid Data-out Valid Data-out Valid Data-out
"H" or "L"
Fast Page Mode Write Cycle (Early Write)
tRASP tPC
tRP
VIH - RAS V - IL VIH - CAS VIL - VIH - VIL -
tRHCP
tCRP
tRCD
tRSH
tCRP
tCAS
tCP
tCP
tCAS
tCAS
tASR
tRAH tASC tRAD
tCSH tCAH
tASC
tCAH
tASC
tCAH
tRAL
Address
Row
tWCS
WE
VIH - VIL -
Column tCWL tWCH tWP
Column tCWL tWCS tWCH tWP
Column tRWL tCWL tWCS tWCH tWP tDS tDH
tDS
tDH
tDS
tDH
DQ
VIH - VIL -
Valid Data-in
Valid Data-in
Valid Data-in
Note: OE = "H" or "L"
"H" or "L"
11/16
Semiconductor
Fast Page Mode Read Modify Write Cycle
VIH - RAS VIL -
VIH - CAS VIL -
Address
VIH - VIL -
V WE IH - VIL -
VIH - OE V - IL VI/OH- VI/OL -
DQ
RAS-Only Refresh Cycle
RAS
VIH - VIL -
CAS
VIH - VIL -
Address
VIH - VIL -
DQ
VOH - VOL -
,,,, , , ,
tRASP tRP tCSH tPRWC tRCD tCAS tCP tCAS tCP tRSH tCAS tCRP tRAD tRAH tCAH tASC tASC tASR tASC tCAH tCAH tRAL Row Column tRWD Column Column tRCS tCWD tCWL tRCS tCPWD tCWD tAWD tCWL tRCS tCPWD tCWD tAWD tRWL tCWL tAWD tRAC tDS tWP tDH tDS tWP tDH tROH tDS tWP tDH tAA tCPA tAA tCPA tAA tOEA tOEA tOEA tOED tOED tOED tCAC tOEZ tCAC tOEZ
In
MSM5118160D/DSL
tCAC
tOEZ
Out
In
Out
Out
In
tCLZ
tCLZ
tCLZ
"H" or "L"
tRC
tRAS
tRP
tCRP
tRPC
tASR
tRAH
Row
tOFF
Open
Note: WE, OE = "H" or "L"
"H" or "L"
12/16
Semiconductor CAS before RAS Refresh Cycle
tRC tRP RAS VIH - VIL - tRPC tCP CAS VIH - VIL - tOFF tCSR tCHR tRAS
MSM5118160D/DSL
tRP tRPC
,,, ,
DQ VOH - VOL - Open Note: WE, OE, Address = "H" or "L" "H" or "L"
Hidden Refresh Read Cycle
tRC
tRC
tRAS
tRP
tRAS
tRP
RAS
VIH -
VIL - VIH - VIL -
tCRP
tRCD
tRSH
tCHR
CAS
tASR
tRAD tASC tRAH
tCAH
Address
VIH - VIL -
Row
Column
tRCS
tRAL
tRRH
VIH - WE V IL - VIH - OE V IL -
tAA
tROH
tOEA
tRAC
tCAC tCLZ
tOFF
tOEZ
DQ
VOH -
VOL -
Valid Data-out
"H" or "L"
13/16
Semiconductor Hidden Refresh Write Cycle
tRC tRAS RAS VIH - VIL - VIH - VIL - VIH - VIL - VIH - VIL - VIH - VIL - VIH - VIL - tRP
MSM5118160D/DSL
tRC tRAS
tRP
CAS
Address
WE
OE
DQ
CAS before RAS Self-Refresh Cycle
tRP
VIH - RAS VIL -
CAS
VIH - VIL -
DQ VOH - VOL -
, ,,,, ,
tCRP tRCD tRSH tCHR tASR tRAH tRAD tASC tCAH tRAL Row Column tWCS tWCH tWP tWRP tWRH tDS tDH Valid Data-in "H" or "L"
tRASS
tRPS
tRPC
tCP
tCSR
tRPC tCHS
tOFF
Open
Note: WE, OE, Address = "H" or "L" Only SL version
"H" or "L"
14/16
Semiconductor
MSM5118160D/DSL
PACKAGE DIMENSIONS
(Unit : mm)
SOJ42-P-400-1.27
Mirror finish
Package material Lead frame material Pin treatment Solder plate thickness Package weight (g)
Epoxy resin 42 alloy Solder plating 5 mm or more 1.86 TYP.
Notes for Mounting the Surface Mount Type Package The SOP, QFP, TSOP, TQFP, LQFP, SOJ, QFJ (PLCC), SHP, and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person on the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).
15/16
Semiconductor
MSM5118160D/DSL
(Unit : mm)
TSOPII50/44-P-400-0.80-K
Mirror finish
Package material Lead frame material Pin treatment Solder plate thickness Package weight (g)
Epoxy resin 42 alloy Solder plating 5 mm or more 0.60 TYP.
Notes for Mounting the Surface Mount Type Package The SOP, QFP, TSOP, TQFP, LQFP, SOJ, QFJ (PLCC), SHP, and BGA are surface mount type packages, which are very susceptible to heat in reflow mounting and humidity absorbed in storage. Therefore, before you perform reflow mounting, contact Oki's responsible sales person on the product name, package name, pin number, package code and desired mounting conditions (reflow method, temperature and times).
16/16
E2Y0002-29-11
NOTICE
1. The information contained herein can change without notice owing to product and/or technical improvements. Before using the product, please make sure that the information being referred to is up-to-date. The outline of action and examples for application circuits described herein have been chosen as an explanation for the standard action and performance of the product. When planning to use the product, please ensure that the external conditions are reflected in the actual circuit, assembly, and program designs. When designing your product, please use our product below the specified maximum ratings and within the specified operating ranges including, but not limited to, operating voltage, power dissipation, and operating temperature. Oki assumes no responsibility or liability whatsoever for any failure or unusual or unexpected operation resulting from misuse, neglect, improper installation, repair, alteration or accident, improper handling, or unusual physical or electrical stress including, but not limited to, exposure to parameters beyond the specified maximum ratings or operation outside the specified operating range. Neither indemnity against nor license of a third party's industrial and intellectual property right, etc. is granted by us in connection with the use of the product and/or the information and drawings contained herein. No responsibility is assumed by us for any infringement of a third party's right which may result from the use thereof. The products listed in this document are intended for use in general electronics equipment for commercial applications (e.g., office automation, communication equipment, measurement equipment, consumer electronics, etc.). These products are not authorized for use in any system or application that requires special or enhanced quality and reliability characteristics nor in any system or application where the failure of such system or application may result in the loss or damage of property, or death or injury to humans. Such applications include, but are not limited to, traffic and automotive equipment, safety devices, aerospace equipment, nuclear power control, medical equipment, and life-support systems. Certain products in this document may need government approval before they can be exported to particular countries. The purchaser assumes the responsibility of determining the legality of export of these products and will take appropriate and necessary steps at their own expense for these. No part of the contents cotained herein may be reprinted or reproduced without our prior permission. MS-DOS is a registered trademark of Microsoft Corporation.
2.
3.
4.
5.
6.
7.
8.
9.
Copyright 1999 Oki Electric Industry Co., Ltd.
Printed in Japan


▲Up To Search▲   

 
Price & Availability of MSM5118160DSL

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X